SAFE: A Clean-Slate Architecture for Secure Systems

Silviu Chiricescu, André DeHon, Delphine Demange, Suraj Iyer, Aleksey Kliger, Greg Morrisett, Benjamin C. Pierce, Howard Reubenstein, Jonathan M. Smith, Gregory T. Sullivan, Arun Thomas, Jesse Tov, Christopher M. White, David Wittenberg, 

Abstract—SAFE is a large-scale, clean-slate co-design project encompassing hardware architecture, programming languages, and operating systems. Funded by DARPA, the goal of SAFE is to create a secure computing system from the ground up. SAFE hardware provides memory safety, dynamic type checking, and native support for dynamic information flow control. The Breeze programming language leverages the security features of the underlying machine, and the “zero kernel” operating system avoids relying on any single privileged component for overall system security. The SAFE project is working towards formally verifying security properties of the runtime software. The SAFE system sets a new high-water mark for system security, allowing secure applications to be built on a solid foundation rather than on the inherently vulnerable conventional platforms available today.

I. INTRODUCTION.

THE CASE FOR CLEAN-SLATE CO-DESIGN

A premise of the SAFE project is that conventional hardware, operating systems, and programming languages are hopelessly broken with respect to security concerns. Attempting to patch an endless stream of newly discovered vulnerabilities, while unavoidable in the short term, is not a viable long-term path to secure computing systems. The root causes for the current state of affairs can be traced back to decisions made when transistors were scarce, networked computers rare, and formal methods were conducted with pencil and paper. The results of these now outdated assumptions include: computer hardware that can compute impressive rates of floating point operations per second, but has no intrinsic notion of security; programming languages that can describe data structures and functions, but not security properties; and operating systems that are written in unsafe languages and try to enforce security policies on insecure programs running on security-oblivious hardware. The “Trusted Computing Base (TCB)”—that is, the part of a system that, if compromised, would result in a security violation—is essentially the whole system, including hardware, programming language compilers, operating system (device drivers, scheduler, network stack, file systems, etc.), and all application software such as web servers, web browsers, databases, scripting languages, and so forth. The last decade of cyber defense has shown that for every security vulnerability discovered (usually after compromise) and patched, attackers find multiple alternatives in short order. As our cyber defenses grow ever more complex, we seem to be spending many of the computer cycles we have gained over the years towards fruitlessly searching for yesterday’s attacks, while continuing to increase the attack surface exposed to attackers.

The SAFE project takes a clean-slate approach to system design. We start by revisiting the historical assumptions listed above, and by applying a “radical co-design” methodology to ensure that security properties are preserved across all layers of the system. The four major thrusts of the SAFE project—hardware, languages, operating system, and formal verification—have been designed and developed in concert to produce a highly secure computing platform, featuring:

1) Hardware support for fine-grained tracking and checking of security properties.
2) Programming languages that support application-level security properties, and compile those properties to the hardware security features.
3) A decentralized operating system consisting of least privilege, mutually suspicious components. The compromise of any single component will not violate system level security guarantees.
4) Formal proofs, using computer-assisted formal methods, that the software stack from applications to hardware maintains end-to-end security properties.

A number of papers have appeared on several aspects of the SAFE project, such as the hardware interlocks [1], multi-level cache algorithms for tag management [2], and error handling in the presence of dynamic information flow control [3]. We presented a paper [4] at the 2011 Workshop on Programming Languages and Operating Systems (PLOS) describing our initial design goals. The present paper represents the results of two additional years of design and implementation; we have an initial implementation of the hardware on an FPGA platform, and we have addressed many of the open questions from the PLOS paper. The reader is invited to visit [http://crash-safe.org/], which contains all of the project’s publicly approved materials.

Approved for Public Release; Distribution Unlimited. Cleared for Open Publication on 9/10/2013.
The next section walks through two typical vulnerabilities and describes how the SAFE system prevents security violations in the face of such attacks. In the following sections, we present in more detail the security-related elements of the hardware (Section III), the low-level runtime system (“concreteware”) (Section IV), and the Breeze programming language (Section V). In Section VI, we present our approach to verification of the concreteware, and in Section VII we give the status of the SAFE project.

II. MOTIVATING EXAMPLES

We describe two canonical attacks, (1) buffer overflow followed by binary code injection, and (2) SQL injection, and briefly discuss how the SAFE system prevents these attacks from being successful. While there are obviously a huge range of attack vectors (cf. [5]), we hope that these two examples will provide some intuition for how SAFE addresses vulnerabilities, and will help motivate the technical details presented in later sections.

A. Buffer Overflow and Binary Code Injection

A canonical low-level attack is buffer overflow followed by binary code injection. A typical attack sequence consists of:

1) Overflow an allocated region of memory, putting attacker-provided data in overflowed memory.
2) Modify stack to jump (return) to attacker-injected data.
3) Execute attacker-injected data as native instructions, at privilege of the current process.

The SAFE hardware architecture blocks the above attack steps with multiple mechanisms:

1) **Fat Pointers** - Every pointer encodes not only the address to which it points, but also the base and boundaries of the frame into which it points. Attempting to index a pointer outside of the frame into which it points results in an error. SAFE uses an efficient fat pointer encoding that extends the work of [6]. The fat pointer mechanism rules out buffer overflow attacks.

2) **User Inaccessible Stack** - User code cannot directly read or write the stack, but rather, can only manipulate the stack through call and return instructions.

3) **Machine-checked Types** - Every word in the SAFE machine has an atomic tag that defines how the word can be used. For example, SAFE has atomic groups for integer, instruction, pointer, and several other specialized types. Thus, even if an attacker could redirect the program counter at words injected via buffer overflow, if the words are not instructions, then the SAFE machine will not execute them. Only the Linker concreteware component has the ability to tag a word as an instruction (more on the “least privilege” runtime design in Section IV), and so data injected by an attacker into a user process will not be executed. The fact that integers cannot be treated as either instructions or pointers, and vice versa, rules out a wide range of attacks to which conventional architectures are vulnerable.

B. SQL Injection (aka “Improper Neutralization”)

Buffer overflow and binary code injection attacks can be largely thwarted by hardware mechanisms. However, there are a wide range of attacks that violate higher level security policies and thus need input from the application level to successfully identify and block them. Some well known categories of application level attacks are: privilege escalation, cross-site scripting, and SQL injection.

In a classic SQL injection attack, an input form might request, for example, an employee ID, and then query the database in order to display the corresponding employee name. If the data from the input form is INPUT, the query string might be “SELECT EMP.name FROM Employee WHERE Id = $INPUT”. If an attacker enters into the employee ID field something like “1234; SELECT EMP.salary FROM Employee WHERE Id=1234”, (a semicolon separates SQL commands) and the application neglects to “neutralize” the input (e.g. throw away anything after a “;”), the attacker may be able to view an employee’s salary when they were only supposed to have access to the employee’s name.

Both operating system security and programming language security researchers have focused recently on Information Flow Control (IFC) as a unifying approach both to access control (what authority has access to what data) as well as label propagation, namely how to propagate access control metadata as data is combined and flows through a computation. There is a huge range of approaches to information flow – from coarse-grained dynamic per-process labels (e.g., [7], [8]) to fine-grained dynamic per-value labels (e.g., [9], [10]) to statically checked IFC (e.g., [11], [12]).

The SAFE hardware architecture supports the efficient implementation of fine-grained dynamic information flow with two features: (1) tags as pointers, and (2) a programmable tag management unit. Together, these features allow the implementation of arbitrary dynamic information flow control policies.

For programs written in the Breeze programming language (Section V), the metadata on values specifies which principals (think of a principal as a user, or an “actor” in the SAFE system) have access to what data. In the SQL injection example, even if a Breeze program neglected to check for input after a semicolon, the information flow control rules would prevent data private to an employee being leaked to an unauthorized channel.

The following section describes the hardware architecture in more detail.

III. SAFE HARDWARE ARCHITECTURE

The core idea of SAFE is that security properties of data (and instructions) can be specified at a high level, and faithfully tracked and checked at the hardware level. In order to support this granularity, (1) every word in the system must have metadata associated with it, and (2) information flow properties must be propagated and checked at every instruction.

Non-Technical Data - Releasable to Foreign Persons
SAFE - A Clean-Slate Architecture for Secure Systems

A. Atom = Atomic Group + Tag + Payload

The basic unit of memory on a SAFE machine is called an\atom. Each atom consists of three inextricably linked parts: the atomic group (described earlier), a tag which is a pointer to structured metadata (though opaque to user code), and a payload which will be treated according to the atomic group element of the atom. Figure 1 depicts the layout of an atom on a 128-bit SAFE machine.

Figure 2 presents a schematic of the SAFE architecture. The architecture specification is implemented in the Bluespec hardware description language [13]. It is mostly a straightforward RISC architecture, with the addition of several security-related components, shaded in gray in the figure, which we now discuss in more detail.

B. Atomic Group Unit

The block labeled “AGU” in Figure 2 is the atomic group unit—it is responsible for checking that the atomic groups of the current instruction operands match those required. For example, for an integer ADD instruction, it is required that the atomic group of both source registers be Integer.

C. Tag Management Unit (TMU)

The semantics of the SAFE architecture is that at every instruction, the metadata for each atom involved (PC, instruction, and each operand) is evaluated against an installed ruleset and either an access violation is flagged or the metadata for the result is returned. We rely on a TMU rule cache to minimize the overhead of this fine-grained information flow control.

The design used for our TMU cache, to achieve near-associative hash performance, is described in [2]. An overview of the entire suite of hardware interlocks, including fat pointers, atomic group checking, and TMU management, is described in [11].

Critical to our design is that TMU cache processing must happen in parallel to the rest of the machine’s execution, and that the TMU cache check must be on the order of a single add instruction so as to not stall the instruction pipeline. This design requirement makes explicit our choice to trade silicon for security, without compromising speed (at least in the common, cache hit, case).

D. Low-Fat Pointers

The box labeled “Fat Ptr Unit” in Figure 2 manages our low-fat pointers. The idea of encoding base and bounds in a “fat pointer” has long been a desired feature (e.g., fat pointers in Cyclone [14] or capabilities for memory as in [15]). The SAFE architecture builds on the fat pointer encoding scheme of the Aries project [6], which fits the encoding of a pointer and the base and bounds of the pointed-to frame in a single word. The costs of the Aries fat pointer encoding are (1) some wasted space, because allocation rounds up to $2^n$ sized blocks ($n$ a parameter), and (2) added encode/decode time in the instruction pipeline. Our initial implementation of the Aries fat pointer encoding scheme resulted in a fat pointer unit that was the largest (in time) component of our pipeline, and so we have invented an enhanced fat pointer scheme, called “low-fat pointers,” which breaks fat pointer decoding into two phases and no longer impedes our efforts to pipeline the processor.

E. Lightweight, Fine-Grained Domain Crossing (Gates)

Conventional systems have two (or some fixed, small number of) security regimes—kernel and user. Kernel mode has complete access to all resources, while user mode restricts access to some system resources such as files and sockets based on authentication. Furthermore, domain crossing—switching from kernel to user mode or vice versa—is considered expensive, which encourages pushing more functionality into single system calls rather than separating system functionality into lots of little functions. As kernel mode has “superuser” access to a machine’s resources, attackers focus on gaining control while in kernel mode. Some approaches to reducing the vulnerability of so-called “monolithic kernels” include “microkernels”, such as the L3-L4 family of microkernels [16], [17], [18]. Microkernels aim to minimize the size of kernel code, under the assumption that a smaller “Trusted Code Base (TCB)” is more amenable to careful validation.

The SAFE system takes a two-pronged approach to reducing the vulnerability exposed by privileged operations:

1) First class authority—We allow for dynamically created Authorities that can be used as the basis for isolating privilege.

2) Gate calls—SAFE introduces gate calls that atomically switch from one authority to another, with overhead comparable to a simple function call. Lightweight gate calls make domain crossing cheap, which enables a least privilege kernel design where each privileged operation in the runtime is segregated to its own gate running under its own authority.
A gate is similar to a closure in functional programming language implementations, as it maintains a pointer to a gate’s local storage. When a gate call is made, the current authority and local storage pointer are pushed onto the gate stack, the authority register is populated with the target gate’s authority, and the target gate’s local storage pointer is installed. The gate stack is not accessible other than by gate call and gate return operations, and so attack vectors that rely on access to the call stack are impossible.

IV. SAFE Concreteware
A Zero Kernel Operating System

Above the hardware is the layer of system software referred to as concreteware. The concreteware includes thread management and global memory management, providing abstractions of concurrent computation and infinite memory. A key design decision of the SAFE runtime is that there is no user-visible shared memory between threads—all communication between threads takes place via single-reader, single-writer streams (a native hardware construct, with an atomic group for stream pointers). This distributed runtime shares many elements from the design of Erlang [19].

A. Least Privilege

A central design goal of the SAFE runtime is to ensure that security-sensitive functions run with the least privilege required to do their job. We accomplish this goal by leveraging hardware security features including per-instruction access control and gates. For example, there is only one case when a pointer is fabricated (from a larger frame)—in a memory allocation gate. The TMU rules, then, enforce the invariant that if a new pointer is being created, the instruction executing that gate calculates the next schedule iteration, will perform the same way for the same metadata memory resides in a concreteware thread known as the PAT thread, where tags on atoms are pointers to metadata about the values. The metadata memory resides in a concreteware thread known as the PAT Server, where PAT stands for Principals, Authorities, and Tags. When values are copied, the tag on the value stays the same – that is, both copies have tags that point to the same metadata, contained within the memory space of the PAT Server thread. In this way, TMU cache miss handling, which applies information flow propagation and access control at every instruction, will perform the same way for the same tags on data in different threads.

SAFE concreteware supports communication between threads via single-reader, single-writer streams. Because there is no user-visible shared memory between threads, all values are copied (instead of sending pointers across streams). However, it is important that information flow control applies to copies of values the same as to the original values. Recall that tags on atoms are pointers to metadata about the values. The metadata memory resides in a concreteware thread known as the PAT Server, where PAT stands for Principals, Authorities, and Tags. When values are copied, the tag on the value stays the same – that is, both copies have tags that point to the same metadata, contained within the memory space of the PAT Server thread. In this way, TMU cache miss handling, which applies information flow propagation and access control at every instruction, will perform the same way for the same tags on data in different threads.

SAFE also has atomic groups for Authorities and Principals. The PAT server thread, in addition to handling TMU misses, also has entry points for providing fresh principals and authorities (one can think of them as unique 64-bit integers, tagged as principal or authority). The terms principal and authority occur frequently in the information flow control literature.
and having principals and authorities as first-class values in the hardware enables SAFE to more directly implement information flow control policies. One can view principals as stand-ins for users of the system, or for individual components (actors) of the runtime, and authorities as the “keys” to access values labeled by corresponding principals. The exact structure of metadata, and the correspondence between individual principals and authorities, are functions of a particular label model.

In SAFE terminology, label models (LMs) maintain the metadata, and multiple label models may be installed at the same time. For example, a value manipulated by a Breeze program may have a tag that points to metadata frames for both the Breeze Secrecy Label Model and the Breeze Dynamic Type Label Model. The Breeze Secrecy LM maintains nested frames of principals, representing (as formulas in CNF) which principals have read access to the data. The Dynamic Type LM simply contains a pointer to a data structure that provides accessor functions for a data structure’s fields. The sketch in Figure 3 represents a value corresponding to a pointer to a Breeze record, whose tag points to both secrecy and type metadata. Note the dotted line indicating that the value and metadata are in two different memory spaces.

The global PAT space also needs to be garbage collected. PAT GC requires a global algorithm that incrementally transitions each thread from an “old” PAT space to a “new” PAT space. The details of this algorithm are beyond the scope of this overview paper.

D. Tempest Programming Language

The concretware is implemented in a combination of SAFE assembly language and a new systems programming language, Tempest. Tempest is analogous to the C programming language—sufficiently low level to give direct access to native representations and instructions, but also providing higher level features such as procedure calls, structures, abstract types, and register allocation. Unlike with C on a conventional machine, we get strong type and memory safety guarantees through hardware mechanisms.

Unlike Breeze (Section V), Tempest is typed. In addition to types corresponding to SAFE atomic groups such as integers and pointers, Tempest’s type system correctly tracks linear pointers. A linear pointer is the only (user-visible) pointer to a frame of memory. On the SAFE architecture, pointers to streams are linear, which greatly simplifies reasoning about concurrency.

Tempest’s type system also tracks procedures’ calling conventions, which may be specified by programmers. Because several SAFE mechanisms (e.g., the bracket construct in Breeze) depend on careful treatment of registers, different Tempest procedures may pass arguments and results in different registers, and have different registers available for use, thus requiring different calling conventions.

Tempest also provides robust support for inline assembly language, which can refer to Tempest variables in place of physical registers and is properly handled by the register allocator.

V. Breeze Programming Language

Breeze is a new dynamically typed language with first-class labels, authorities, and principals. Breeze’s semantics enforce dynamic, fine-grained information flow control. That is, every access to a Breeze value checks that the access is allowed given the current authority context and the labels of the data involved. The Breeze language has co-evolved along with the SAFE hardware architecture, in order for Breeze programs to be efficiently implementable on the hardware, as well as to enable programmers to take maximum advantage of the SAFE architecture’s security features.

Breeze has a number of interesting features, which we will briefly describe. At the time of this paper preparation, we are working towards releasing Breeze as an open source project – check [http://crash-safe.org](http://crash-safe.org) for more details. The open source release of Breeze will include more detailed language documentation.

A. Public labels and Brackets

Perhaps surprisingly, we have settled on a design in which the labels on Breeze values are public. One might think that a simple exfiltration technique would be to return different labels depending on the value of some secret data. However, in order to test high data but reliably return to a low context, a Breeze program needs to enter a bracket, and the label of data returned from a bracket must be specified in advance, thus foiling any attempts to use labels as an information channel.

B. Not-a-Values (NaVs)

Exceptional control flow is difficult to handle in the context of dynamic information flow control. Breeze does not have an exception mechanism, but instead will return a labeled Not-a-Value (NaV) value when an access violation occurs. In order to check for an error (i.e., for a NaV), the user code must raise its authority to the label on the value.

Public labels, brackets and NaVs are explored and explained in [10].
C. Clearance

In order to access labeled data, a Breeze program must exercise the appropriate authorities. The mechanism for establishing a context in which secret data can be accessed is *raising the clearance*. The Labeled IO Monad in [9] uses a similar clearance mechanism.

VI. Verification of Concreteware

The SAFE project is actively working towards formal verification (using the Coq proof assistant [20]) of the concreteware. The formal property that we are focusing on is noninterference. Noninterference formalizes the standard requirement that the high-security inputs to a program should not influence its low-security outputs. For more careful definitions of noninterference, see, for example [21], [22].

As an example of the verification goals of the SAFE project, consider the compilation of a Breeze program. Breeze program values will be tagged with metadata according to the Breeze Secrecy Label model, and the preservation of the semantics of the labels must be maintained by the compiled code and the concreteware services that come into contact with Breeze values.

We are not yet at a stage where we can verify the compiled implementation of the Breeze Secrecy Label Model on the actual SAFE instruction set. Instead, we have defined a relatively simple stack machine and a straightforward compilation of information flow control rules to that machine. We have proved noninterference for the abstract machine, as well as refinement of the abstract machine by the concrete machine plus compiled label model. Even this simplified scenario has presented interesting challenges, and we consider the proof of refinement to have been a significant accomplishment. We are currently working on extending the proof to a larger fragment of the full SAFE architecture.

VII. Implementation Status

As of June 2013, we have implemented the SAFE architecture on an FPGA platform, and we are able to compile simple Breeze and Tempest programs to the FPGA. We currently shuttle TMsU misses offboard to a PAT server process running on a linux co-host. In the next few months, we will have the PAT server reimplemented in Tempest and running onboard the SAFE platform. We have a “minimal concreteware” running on a SAFE simulator, but the minimal concreteware does not yet include garbage collection (only allocation). Networking is currently handled by the linux co-host, and we are slowly working towards implementing a network stack on the SAFE processor. To add networking, we also have to implement a more sophisticated scheduler in order to guarantee time to the network device driver (there is only one interrupt in the SAFE architecture—the timer).

VIII. Conclusion

The SAFE project is taking a clean slate approach to designing a secure computing system from the ground up. SAFE provides hardware support for modern security policies based on information flow control, and we trade silicon for security without sacrificing performance. We are working towards formal semantics of the SAFE instruction set architecture (ISA), as well as the Breeze and Tempest programming languages. Furthermore, we are working to formally verify that the SAFE operating system correctly enforces high level security policies such as noninterference.

SAFE will provide a platform that formally guarantees an unheard of level of security from the operating system down to the hardware. While we can never completely rule out programmers writing ill conceived programs, or insider threats, we can at least provide a computing platform, including threading, garbage collection, and high level programming languages, that can guarantee that application level security policies will be correctly enforced.

IX. Acknowledgements

This material is based upon work supported by the DARPA CRASH program through the United States Air Force Research Laboratory (AFRL) under Contract No. FA8650-10-C-7090. The views expressed are those of the authors and do not reflect the official policy or position of the Department of Defense or the U.S. Government.

REFERENCES

SAFE - A Clean-Slate Architecture for Secure Systems


